aboutsummaryrefslogtreecommitdiffstats
path: root/roms/u-boot/drivers/gpio/altera_pio.c
diff options
context:
space:
mode:
authorAngelos Mouzakitis <a.mouzakitis@virtualopensystems.com>2023-10-10 14:33:42 +0000
committerAngelos Mouzakitis <a.mouzakitis@virtualopensystems.com>2023-10-10 14:33:42 +0000
commitaf1a266670d040d2f4083ff309d732d648afba2a (patch)
tree2fc46203448ddcc6f81546d379abfaeb323575e9 /roms/u-boot/drivers/gpio/altera_pio.c
parente02cda008591317b1625707ff8e115a4841aa889 (diff)
Add submodule dependency filesHEADmaster
Change-Id: Iaf8d18082d3991dec7c0ebbea540f092188eb4ec
Diffstat (limited to 'roms/u-boot/drivers/gpio/altera_pio.c')
-rw-r--r--roms/u-boot/drivers/gpio/altera_pio.c123
1 files changed, 123 insertions, 0 deletions
diff --git a/roms/u-boot/drivers/gpio/altera_pio.c b/roms/u-boot/drivers/gpio/altera_pio.c
new file mode 100644
index 000000000..edc5a8093
--- /dev/null
+++ b/roms/u-boot/drivers/gpio/altera_pio.c
@@ -0,0 +1,123 @@
+// SPDX-License-Identifier: GPL-2.0+
+/*
+ * Copyright (C) 2015 Thomas Chou <thomas@wytron.com.tw>
+ * Copyright (C) 2011 Missing Link Electronics
+ * Joachim Foerster <joachim@missinglinkelectronics.com>
+ */
+#include <common.h>
+#include <dm.h>
+#include <errno.h>
+#include <malloc.h>
+#include <fdtdec.h>
+#include <asm/global_data.h>
+#include <asm/io.h>
+#include <asm/gpio.h>
+
+DECLARE_GLOBAL_DATA_PTR;
+
+struct altera_pio_regs {
+ u32 data; /* Data register */
+ u32 direction; /* Direction register */
+};
+
+struct altera_pio_plat {
+ struct altera_pio_regs *regs;
+ int gpio_count;
+ const char *bank_name;
+};
+
+static int altera_pio_direction_input(struct udevice *dev, unsigned pin)
+{
+ struct altera_pio_plat *plat = dev_get_plat(dev);
+ struct altera_pio_regs *const regs = plat->regs;
+
+ clrbits_le32(&regs->direction, 1 << pin);
+
+ return 0;
+}
+
+static int altera_pio_direction_output(struct udevice *dev, unsigned pin,
+ int val)
+{
+ struct altera_pio_plat *plat = dev_get_plat(dev);
+ struct altera_pio_regs *const regs = plat->regs;
+
+ if (val)
+ setbits_le32(&regs->data, 1 << pin);
+ else
+ clrbits_le32(&regs->data, 1 << pin);
+ /* change the data first, then the direction. to avoid glitch */
+ setbits_le32(&regs->direction, 1 << pin);
+
+ return 0;
+}
+
+static int altera_pio_get_value(struct udevice *dev, unsigned pin)
+{
+ struct altera_pio_plat *plat = dev_get_plat(dev);
+ struct altera_pio_regs *const regs = plat->regs;
+
+ return !!(readl(&regs->data) & (1 << pin));
+}
+
+
+static int altera_pio_set_value(struct udevice *dev, unsigned pin, int val)
+{
+ struct altera_pio_plat *plat = dev_get_plat(dev);
+ struct altera_pio_regs *const regs = plat->regs;
+
+ if (val)
+ setbits_le32(&regs->data, 1 << pin);
+ else
+ clrbits_le32(&regs->data, 1 << pin);
+
+ return 0;
+}
+
+static int altera_pio_probe(struct udevice *dev)
+{
+ struct gpio_dev_priv *uc_priv = dev_get_uclass_priv(dev);
+ struct altera_pio_plat *plat = dev_get_plat(dev);
+
+ uc_priv->gpio_count = plat->gpio_count;
+ uc_priv->bank_name = plat->bank_name;
+
+ return 0;
+}
+
+static int altera_pio_of_to_plat(struct udevice *dev)
+{
+ struct altera_pio_plat *plat = dev_get_plat(dev);
+
+ plat->regs = map_physmem(dev_read_addr(dev),
+ sizeof(struct altera_pio_regs),
+ MAP_NOCACHE);
+ plat->gpio_count = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
+ "altr,gpio-bank-width", 32);
+ plat->bank_name = fdt_getprop(gd->fdt_blob, dev_of_offset(dev),
+ "gpio-bank-name", NULL);
+
+ return 0;
+}
+
+static const struct dm_gpio_ops altera_pio_ops = {
+ .direction_input = altera_pio_direction_input,
+ .direction_output = altera_pio_direction_output,
+ .get_value = altera_pio_get_value,
+ .set_value = altera_pio_set_value,
+};
+
+static const struct udevice_id altera_pio_ids[] = {
+ { .compatible = "altr,pio-1.0" },
+ { }
+};
+
+U_BOOT_DRIVER(altera_pio) = {
+ .name = "altera_pio",
+ .id = UCLASS_GPIO,
+ .of_match = altera_pio_ids,
+ .ops = &altera_pio_ops,
+ .of_to_plat = altera_pio_of_to_plat,
+ .plat_auto = sizeof(struct altera_pio_plat),
+ .probe = altera_pio_probe,
+};